[1]. Naveen Verma, Anantha P. Chandrakasan, A 65nm 8T Sub-Vt SRAM Employing Sense-Amplifier Redundancy: Proc. Of International Solid State Circuits Conference, 2007, 328-329
[2]. Jaydeep P. Kulkarni, Keejong Kim, Sang Phill Park and Kaushik Roy,Process Variation Tolerant SRAM Array for Ultra Low Voltage Aplications: Proc. Of DAC2008, 2008, 108-113
[3]. Y. Wang, H. Ahn, U. Bhattacharya, T. Coan, F. Hamzaoglu, W. Hafez, C.-H. Jan, P. Kolar, S. Kulkarni, J. Lin, Y. Ng, I. Post, L. Wei, Y. Zhang, K. Zhang, M. Bohr, A 1.1GHz 12μA/Mb-Leakage SRAM Design in 65nm Ultra-Low-Power CMOS with Integrated Leakage Reduction for Mobile Applications: Proc. Of International Solid State Circuits Conference, 2007, 324
[4]. Muhammad Khellah, Nam Sung Kim, Yibin Ye, Dinesh Somasekhar, Tanay Karnik, Nitin Borkar,Fatih Hamzaoglu, Tom Coan, Yih Wang, Kevin Zhang, Clair Webb, Vivek De ,VT-Variations and Supply-Noise Tolerant 45nm Dense Cache Arrays with Diffusion-Notch-Free (DNF) 6T SRAM Cells and Dynamic Multi-Vcc Circuits: Proc. Of 2008 IEEE Symposium on VLSI Circuits, 2008, 48-49
[5]. Baker Mohammad, Martin Saint-Laurent, Paul Bassett, Jacob Abraham , Cache Design for Low Power and High Yield: Proc. Of ISQED'08, 2008,103-107,